ptltejas
FULL MEMBER
- Joined
- Feb 13, 2011
- Messages
- 1,499
- Reaction score
- 0
- Country
- Location
AVIONICS
The avionics system enhances the role of Light Combat Aircraft as an effective weapons platform. The glass cockpit and hands on throttle and stick (HOTAS) controls reduce pilot workload. Accurate navigation and weapon aiming information on the head up display helps the pilot achieve his mission effectively. The multi-function displays provide information on engine, hydraulics, electrical, flight control and environmental control system on a need-to-know basis along with basic flight and tactical information. Dual redundant display processors (DP) generate computer-generated imagery on these displays. The pilot interacts with the complex avionics systems through a simple multifunction keyboard, and function and sensor selection panels.
A state-of-the-art multi-mode radar (MMR), laser designator pod (LDP), forward looking infra-red (FLIR) and other opto-electronic sensors provide accurate target information to enhance kill probabilities. A ring laser gyro (RLG)-based inertial navigation system (INS), provides accurate navigation guidance to the pilot. An advanced electronic warfare (EW) suite enhances the aircraft survivability during deep penetration and combat. Secure and jam-resistant communication systems, such as IFF, VHF/UHF and air-to-air/air-to-ground data link are provided as a part of the avionics suite. All these systems are integrated on three 1553B buses by a centralised 32-bit mission computer (MC) with high throughput which performs weapon computations and flight management, and reconfiguration/redundancy management. Reversionary mission functions are provided by a control and coding unit (CCU).
Most of these subsystems have been developed indigenously.
The digital FBW system of the Tejas is built around a quadruplex redundant architecture to give it a fail op-fail op-fail safe capability. It employs a powerful digital flight control computer (DFCC) comprising four computing channels, each powered by an independent power supply and all housed in a single line replaceable unit (LRU). The system is designed to meet a probability of loss of control of better than 1×10-7 per flight hour. The DFCC channels are built around 32-bit microprocessors and use a safe subset of Ada language for the implementation of software. The DFCC receives signals from quad rate, acceleration sensors, pilot control stick, rudder pedal, triplex air data system, dual air flow angle sensors, etc. The DFCC channels excite and control the elevon, rudder and leading edge slat hydraulic actuators. The computer interfaces with pilot display elements like multi-function displays through MIL-STD-1553B avionics bus and RS 422 serial link.
Multi-mode radar (MMR), the primary mission sensor of the Tejas in its air defence role, will be a key determinant of the operational effectiveness of the fighter. This is an X-band, pulse Doppler radar with air-to-air, air-to-ground and air-to-sea modes. Its track-while-scan capability caters to radar functions under multiple target environment. The antenna is a light weight (<5 kg), low profile slotted waveguide array with a multilayer feed network for broadband operation. The salient technical features are: two plane monopulse signals, low side lobe levels and integrated IFF, and GUARD and BITE channels. The heart of MMR is the signal processor, which is built around VLSI-ASICs and i960 processors to meet the functional needs of MMR in different modes of its operation. Its role is to process the radar receiver output, detect and locate targets, create ground map, and provide contour map when selected. Post-detection processor resolves range and Doppler ambiguities and forms plots for subsequent data processor. The special feature of signal processor is its real-time configurability to adapt to requirements depending on selected mode of operation.
Following are the important avionics components:
Mission Computer (MC): MC performs the central processing functions apart from performing as Bus Controller and is the central core of the Avionics system. The hardware architecture is based on a dual 80386 based computer with dual port RAM for interprocessor communication. There are three dual redundant communication channels meeting with MIL-STD-1553B data bus specifications. The hardware unit development was done by ASIEO, Bangalore and software design & development by ADA.
HUD: The Head-up-Display of the LCA is a unit developed by the state-owned CSIO, Chandigarh. The HUD is claimed to be superior to similar systems in the international market. According to Mr. CV M L Narasimham, head of CSIO's Applied Optics division, compared to Israel's HUD, the CSIO equipment is noiseless, silent, and offers a better field of view. It is compact, reliable, non-reflective and designed for high-performance aircraft on the PV-2 version of the LCA.
www.lca-tejas.org/avionics.html
The avionics system enhances the role of Light Combat Aircraft as an effective weapons platform. The glass cockpit and hands on throttle and stick (HOTAS) controls reduce pilot workload. Accurate navigation and weapon aiming information on the head up display helps the pilot achieve his mission effectively. The multi-function displays provide information on engine, hydraulics, electrical, flight control and environmental control system on a need-to-know basis along with basic flight and tactical information. Dual redundant display processors (DP) generate computer-generated imagery on these displays. The pilot interacts with the complex avionics systems through a simple multifunction keyboard, and function and sensor selection panels.
A state-of-the-art multi-mode radar (MMR), laser designator pod (LDP), forward looking infra-red (FLIR) and other opto-electronic sensors provide accurate target information to enhance kill probabilities. A ring laser gyro (RLG)-based inertial navigation system (INS), provides accurate navigation guidance to the pilot. An advanced electronic warfare (EW) suite enhances the aircraft survivability during deep penetration and combat. Secure and jam-resistant communication systems, such as IFF, VHF/UHF and air-to-air/air-to-ground data link are provided as a part of the avionics suite. All these systems are integrated on three 1553B buses by a centralised 32-bit mission computer (MC) with high throughput which performs weapon computations and flight management, and reconfiguration/redundancy management. Reversionary mission functions are provided by a control and coding unit (CCU).
Most of these subsystems have been developed indigenously.
The digital FBW system of the Tejas is built around a quadruplex redundant architecture to give it a fail op-fail op-fail safe capability. It employs a powerful digital flight control computer (DFCC) comprising four computing channels, each powered by an independent power supply and all housed in a single line replaceable unit (LRU). The system is designed to meet a probability of loss of control of better than 1×10-7 per flight hour. The DFCC channels are built around 32-bit microprocessors and use a safe subset of Ada language for the implementation of software. The DFCC receives signals from quad rate, acceleration sensors, pilot control stick, rudder pedal, triplex air data system, dual air flow angle sensors, etc. The DFCC channels excite and control the elevon, rudder and leading edge slat hydraulic actuators. The computer interfaces with pilot display elements like multi-function displays through MIL-STD-1553B avionics bus and RS 422 serial link.
Multi-mode radar (MMR), the primary mission sensor of the Tejas in its air defence role, will be a key determinant of the operational effectiveness of the fighter. This is an X-band, pulse Doppler radar with air-to-air, air-to-ground and air-to-sea modes. Its track-while-scan capability caters to radar functions under multiple target environment. The antenna is a light weight (<5 kg), low profile slotted waveguide array with a multilayer feed network for broadband operation. The salient technical features are: two plane monopulse signals, low side lobe levels and integrated IFF, and GUARD and BITE channels. The heart of MMR is the signal processor, which is built around VLSI-ASICs and i960 processors to meet the functional needs of MMR in different modes of its operation. Its role is to process the radar receiver output, detect and locate targets, create ground map, and provide contour map when selected. Post-detection processor resolves range and Doppler ambiguities and forms plots for subsequent data processor. The special feature of signal processor is its real-time configurability to adapt to requirements depending on selected mode of operation.
Following are the important avionics components:
Mission Computer (MC): MC performs the central processing functions apart from performing as Bus Controller and is the central core of the Avionics system. The hardware architecture is based on a dual 80386 based computer with dual port RAM for interprocessor communication. There are three dual redundant communication channels meeting with MIL-STD-1553B data bus specifications. The hardware unit development was done by ASIEO, Bangalore and software design & development by ADA.
HUD: The Head-up-Display of the LCA is a unit developed by the state-owned CSIO, Chandigarh. The HUD is claimed to be superior to similar systems in the international market. According to Mr. CV M L Narasimham, head of CSIO's Applied Optics division, compared to Israel's HUD, the CSIO equipment is noiseless, silent, and offers a better field of view. It is compact, reliable, non-reflective and designed for high-performance aircraft on the PV-2 version of the LCA.
www.lca-tejas.org/avionics.html